# Jurnal Teknologi

## MODELING AND SIMULATION OF TITANIA NANOSTRUCTURES MEMRISTIVE DEVICE

Raudah Abu Bakar<sup>a\*</sup>, Muhammad AlHadi Zulkefle<sup>b</sup>, Nur Syahirah Kamarozaman<sup>a</sup>, Wan Fazlida Hanim Abdullah<sup>a</sup>, Sukreen Hana Herman<sup>a</sup>

<sup>a</sup>NANO-Electronic Centre (NET), Faculty of Electrical Engineering, Universiti Teknologi MARA, Shah Alam, Selangor Darul Ehsan, Malaysia

<sup>b</sup>CoRe of Frontier Materials & Industry Applications, Universiti Teknologi MARA, Shah Alam, Selangor Darul Ehsan, Malaysia



#### Abstract

Study on the SPICE model for nanostructured titania based memristor was carried out. Nanostructured titania thin film was deposited and a memristive device based on the nanostructured film was fabricated and characterized. Various reported SPICE models were applied to simulate the memristive behavior. The parameters for each model were optimized. The optimization process was performed in LTSPICE circuit simulation tool. It showed that Pino's SPICE model fits well with the deposited titania nanostructure memristive behavior.

Keywords: Memristive device; SPICE model; titania nanostructures

© 2016 Penerbit UTM Press. All rights reserved

### **1.0 INTRODUCTION**

In the past few decades, a new passive device has been proposed to hold the relationship between charge and flux [1]. As the name implies, memristor or memory resistor has the ability to remember its current resistance state even without the applied voltage. Despite of its unique properties, memristor has only been successfully realized in 2008 by HP labs due to the advancement in nanotechnology [2]. Memristor can be used in various applications including non-volatile memory, programmable logic, analog circuit and neuromorphic system [3-6].

In order to allow the implementation of memristor in design and circuit simulation, a model that is capable in incorporating the non-linearities and hysteretic properties of memristor is highly desirable. Other than that the developed model should be able to be tuned thus it can be used for different memristor technologies. Recently, a lot of studies have been carried out to develop a model for memristor. These include linear dopant drift [2], nonlinear dopant drift [7-9], ThrEshold Adaptive Memristor model (TEAM) [10], Simmon tunnel barrier [11] and others.

Several efforts have also been made to develop a memristor model by correlating the model to physical characterization data [11-12]. In [11], the SPICE model of a TiO<sub>2</sub> memristive device was developed by taking into account the effect of tunnel barrier width in the metal insulator metal (MIM) structure. Unlike H. Abdalla's et al. [11] model, Pino's et al. [12] offers more compact and simpler model for ion conductor chalcogenide based memristor. Although correlation study has been performed, there is still no prove that both models could be fitted well to other memristor technologies.

In this study, the existing models were correlated to titania nanostructure characterization data in [13]. The parameters optimization process was carried out

Article history

Received 24 June 2015 Received in revised form 20 November 2015 Accepted 12 Jan 2016

\*Corresponding author raudah088@salam.uitm.edu.my

78: 5–7 (2016) 73–77 | www.jurnalteknologi.utm.my | eISSN 2180–3722 |

using LTSPICE. The circuit schematic to conduct the simulation process is shown in Figure 1.



Figure 1 Circuit schematic for parameters optimization in  $\ensuremath{\mathsf{LTSPICE}}$ 

#### 2.0 EXPERIMENTAL

The device structure consisted of  $Pt/TiO_2$  nanostructures/TiO<sub>2</sub>/ITO glass was used to study the application of titania nanostructures as the active layer for memristive device [13]. The TiO<sub>2</sub> thin film was initially sputtered onto ITO-coated glass substrate followed by the growth of TiO<sub>2</sub> nanostructures. The sputtering process was performed under 50 sccm argon gas, 5 mtorr working pressure, 300 W RF power at 200°C substrate temperature using TiO<sub>2</sub> (99.999% purity) as the target material.

The nano-structures were grown on the  $TiO_2$  thin film through the immersion method in NaOH aqueous solution for 30 mins. The samples were then subjected to annealing process to enhance the crystallinity of the  $TiO_2$  nanostructures. Fig. 2 (a) and (b) show the schematic diagram during nanostructures synthesis Process and the growth mechanism of  $TiO_2$ nanostructures on  $TiO_2$  thin film respectively

The current-voltage (I-V) characterization was carried out by 2-points probe measurement method using a Keithley 4200 semiconductor characteristic system. The bias voltage is swept from 0 V to 5 V followed by 5 V to 5 V and back to 0 V while simultaneously measuring the current. Fig. 3 shows the I-V characteristic of the TiO2 nanostructure memristive device.





Figure 2 Schematic diagrams of (a) nanostructure synthesis process (b) the growth mechanism of  $TiO_2$  nanostructures on  $TiO_2$  thin film [13]



Figure 3 Current-voltage characteristic of TiO<sub>2</sub> nanostructure memristive device [13]

#### **3.0 MEMRISTOR SPICE MODELS**

In general, a physical model of memristor proposed by Strukov *et al.* consisted of doped and undoped TiO<sub>2</sub> layers sandwiched between top and bottom electrodes [2] as shown in Figure 4. When an external voltage is applied to the device, the charged dopants drift causing the width, w of the doped area changes. This will then changes the total resistance of memristor  $R_{MEM}$ . Assuming linear ionic drift with average ion mobility  $\mu_V$ , the total resistance is given by

$$R_{MEM} = R_{ON} \frac{w(t)}{D} + R_{OFF} \left(1 - \frac{w(t)}{D}\right)$$
(1)

where  $R_{ON}$  and  $R_{OFF}$  is the minimum and maximum resistance respectively, *D* is the device thickness and w(t) is the thickness of the TiO<sub>2</sub> doped layer.

The memristor SPICE model was later improved by multiplying the derivative of state variable by window function (equation (2)) [14]. The window function not only has the ability to take into account the non-linearity effect in nano-scale devices but also could provide the state variable working region [15].

$$\frac{dx}{dt} = ki(t)f(x), \qquad k = \frac{\mu_v R_{ON}}{D^2}$$
(2)

Several studies have been carried out to implement the window function in memristor SPICE model. The first window function was proposed by Strukov et al. [2]. This window function (equation (3)) could reach its maximum value when x = 0.5 and minimum value when x = 0 or 1. Though a symmetrical behavior could be achieved using Strukov's window function, it has been suffering from a terminal state problem.

$$f(x) = x(1-x)^2$$
 (3)

where 
$$x = \frac{w}{D}$$
 (4)

Another window function was proposed by Joglekar et al. [7] and is given as follows

$$f(x) = 1 - (2x - 1)^{2p}$$
(5)

where p is the control parameter to control the nonlinearity of the function. Although this window function will ensure zero drift near the boundary [16], the state variable could not be changed easily.

An alternative window function that improves the previous window function were proposed by Biolek [8] and Prodromakis [9] and described in equation (6), (7) and (8).

$$f(x) = 1 - (x - stp(i))^{2p}$$
(6)

$$stp(i) = \begin{cases} 1 \ if \ i > 0\\ 0 \ if \ i < 0 \end{cases}$$
(7)

$$f(x) = 1 - \left| \left( x - 0.5 \right)^2 + 0.75 \right|^p \tag{8}$$

A new SPICE model has been developed by Pino et al. which correlates well with the device characterization data [12]. In this model, the rate of change in resistance of memristor device is defined by the following equations [12]

$$if V(t) > T_{h_{l}}$$

$$:: \frac{dR}{dt} = \int_{0}^{-K_{hl}} e^{K_{h2}(V(t) - T_{h})}, \quad R(t) > R_{ON}$$

$$: f V(t) < T_{l}$$

$$: \frac{dR}{dt} = K_{l1} e^{K_{l2}(V(t) - T_{l})}, \quad R(t) < R_{OFF}$$
(10)

$$\frac{dt}{dt} = \begin{array}{c} R(t) \ge R_{OFF} \\ 0, \quad R(t) \ge R_{OFF} \end{array}$$

where,

....

- $T_h$  = Threshold voltage required to enter nonlinear region from the off region
- $K_{h1}$ ,  $K_{h2}$  = fitting parameters need to capture the non-linear effects
- $T_l$  = Threshold voltage required to enter non-linear region from the on region

 $K_{11}$ ,  $K_{12}$  = fitting parameters need to capture the non-linear effects



#### 4.0 RESULTS AND DISCUSSION

In this study, the nanostructure TiO<sub>2</sub> characterization data is correlated to the memristor SPICE model developed by Strukov, Joglekar, Biolek and Pino. Figure 5(a) - (f) shows the I-V characteristics for TiO<sub>2</sub> nanostructure after optimization process in LTSPICE. From the results obtained, it can be seen that Pino's model accurately described the pinched hysteresis loop of the characterized data (Figure 3). The VSET and  $V_{\text{RESET}}$  were measured to be 3.67 and -3.71 V respectively.

As shown in Figure 5(a) the Strukov's linear model cannot accurately model the characterized nanostructure memristive device. This is due to the non-linearity occurs in nanoscale device do not model properly. By multiplying the derivative of state variable by window function a symmetrical hysteresis loop could be obtained as shown in Figure 5(b). As mentioned previously in Section 3, the addition of window function to the state equation could overcome the non-linearity problem. As can be seen in Figure (c), (d) and (e), using Joglekar [7], Biolek [8] and Prodromakis [9] window functions resulted in better memristive behavior respectively. However, the loop achieved at the negative cycle for all models is not similar as the characterized data.



(a) Simulation results using Strukov memristor model. Optimized parameters:  $R_{ON} = 100 \Omega$ ,  $R_{OFF} = 165 \Omega$ ,  $X_0 = 0.55$ ,  $D = 60 \text{ nm and } \mu_V = 10^{-14} \text{ m}^2 \text{s}^{-1} \text{V}^{-1} \text{ V} = 5 \text{sin}(2\pi t) \text{ V}.$ 

Since, threshold voltages were observed during positive and negative cycles in the reported data, using Pino's et al. model is more appropriate. This is because they have accounted for the effect of threshold voltage in their SPICE model (equation (9) and (10)).



(b) Simulation results using Strukov memristor model. Optimized parameters:  $R_{ON} = 100 \Omega$ ,  $R_{OFF} = 200 \Omega$ ,  $X_0 = 0.55$ , D = 60 nm and  $\mu_{V} = 10^{-14} \text{ m}^2 \text{s}^{-1} \text{V}^{-1} \text{ V} = 5 \sin(2\pi t) \text{ V}.$ 



(c) Simulation results using Joglekar memristor model. Optimized parameters:  $R_{ON} = 100 \Omega$ ,  $R_{OFF} = 1 k\Omega$ ,  $X_0 = 0.55$ , D = 60 nm,  $\mu_V = 10^{-14} \text{ m}^2\text{s}^{-1}\text{V}^{-1}$ , p = 5, and  $V = 5\text{sin}(2\pi5\text{t}) \text{ V}$ .



(d) Simulation results using Biolek memristor model. Optimized parameters:  $R_{ON} = 100 \Omega$ ,  $R_{OFF} = 2.7 k\Omega$ ,  $X_0 = 0.98$ , D = 60 nm,  $\mu_V = 20^{-14} \text{ m}^2 \text{s}^{-1} \text{V}^{-1}$ , p = 5, and  $V = 5 \text{sin}(2\pi \text{t}) \text{ V}$ .



(e) Simulation results using Prodromakis memristor model. Optimized parameters:  $R_{ON} = 110 \Omega$ ,  $R_{OFF} = 1 k\Omega$ ,  $X_0 = 0.58$ , D = 60 nm,  $\mu_V = 10^{-14} \text{ m}^2\text{s}^{-1}\text{V}^{-1}$ , p = 1, and  $V = 5\text{sin}(2\pi\text{t}) \text{ V}$ .



(f) Simulation results using Pino memristor model. Optimized parameters:  $R_{ON} = 98 \Omega$ ,  $R_{OFF} = 180 \Omega$ ,  $T_h = 3.6$ ,  $T_l = -3.7$ ,  $K_{h1} = 2(10^2)$ ,  $K_{h2} = 40$ ,  $K_{l1} = 3(10^3)$ ,  $K_{l2} = 5$ , and  $V = 5 \sin(2\pi 5t) V$ .

Figure 5 I-V characteristics for  $\text{TiO}_2$  nanostructure after optimization process in LTSPICE

#### 5.0 CONCLUSION

Various SPICE models have been correlated to  $TiO_2$  nanostructure characterization data in order to determine the suitable model. The parameters for each memristor model have been optimized in LTSPICE. It was found that Pino's model fits well with the characterized data.

#### Acknowledgement

This work is partially supported by Ministry of Education Malaysia (MOE) under the Niche Research Grant (600-RMI/NRGS5/3(7/2013).

#### References

- [1] Chua L. 1971. Memristor-The Missing Circuit Element. *IEEE* Trans. on Circuit Theory, 18: 507-519.
- [2] Strukov D. B., Snider G. S, Stewart D. R., and Williams R. S. 2008. The Missing Memristor Found. Nature. 453(7191): 80– 83.

- [3] Tetzlaff R. and Schmidt T. 2012. Memristors and Memristive Circuits – An Overview. 2012, IEEE Int. Symp. on Circuits and Systs. 1590-1595.
- [4] Mahmoudi H., Sverdlov V. and Selberherr S. 2012. Novel Memristive Charge and Flux Based Sensors. 2012 8th Conf. on Ph.D. Research in Microelectronics and Electronics. 1-4.
- [5] Li Q., Serb A., Prodromakis T. and Xu H. 2015. A Memristor SPICE Model Accounting for Synaptic Activity Dependence. *Journal PLOS ONE*. 10(3): 1-12.
- [6] Haron N. Z., Arshad N. and Salehuddin F. 2014. Performance Analysis of Memristor Models for RRAM Cell Array Design using SILVACO EDA. Jurnal Teknologi (Sciences & Engineering). 68(3): 1-6.
- [7] Joglekar Y. N. and Wolf S. J. 2009. The Elusive Memristor: Properties Of Basic Electrical Circuits. European Journal of Physics. 30(661): 661-684.
- [8] Biolek Z., Biolek D., Biolková V. 2009. Spice Model of Memristor with Nonlinear Dopant Drift. Radioengineering, 18(2): 210 - 214.
- [9] Prodromakis T., Peh B. P., Papavassiliou C. and Toumazou C. 2011. A Versatile Memristor Model With Nonlinear Dopant Kinetics. *IEEE Trans. Elect. Devices.* 58(9): 3099-3105.
- [10] Kvatinsky S., Friedman E. G., Kolodny A. and Weiser U. C.. 2013. TEAM: ThrEshold Adaptive Memristor Model. *IEEE Trans. Cct & Syst. -I: Regular Paper.* 60(1): 211 - 221.

- [11] Abdalla H., and Pickett M. D. 2011. SPICE Modeling of Memristors. ISCAS.1832 - 1835.
- [12] Pino R. E., Bohl J. W., McDonald N., Wysocki B., Rozwood P., Campbell K.A., Oblea A., and Timilsina A.. 2010. Compact Method For Modeling And Simulation Of Memristor Devices: Ion Conductor Chalcogenide-Based Memristor Devices. IEEE/ACM International Symposium on Nanoscale Architectures. 1 – 4.
- [13] Kamarozaman N.S., Aznilinda Z., Herman S.H., Bakar R.A. and Rusop M. 2013. Memristive Behavior Of Naoh-Immersed Titania Nanostructures. Journal Mechanical Engineering & Sciences. (JMES). 5: 688 - 695.
- [14] AAdzmi A. F., Nasrudin A., Abdullah W. F. H. and Herman S. H.. 2012. Memristor SPICE Model for Designing Analog Circuit. 2012 IEEE Student Conf. Research and Development, 2012, 1 – 6.
- [15] Radwan A. G. and Fouda M. E.. 2015 Memcapacitor and Meminductance, Studies in Systems, Decision and Control. Switerland: Springer Int. Publishing
- [16] Yakopcic C. 2014 Memristor Device Modeling and Circuit Design for Read Out Integrated Circuit, Memory Architecture and Neuromorphic Systems. University of Dayton, PhD Dissertation. 37.